Bachelor's degree in Computer Science, Electrical Engineering or related fields and at least 8+ years of related professional experience or Master's degree in Computer Science, Electrical Engineering or related fields with 5+ professional experience.
Deep understanding of layout methodology from initial chip planning to tape-out and parasitic optimizing in layout
Experience in advanced process technology and Fin-FET is preferred
Have a high level of proficiency in interpretation of CALIBRE DRC, ERC, LVS, etc. reports
Possess high-level proficiency/knowledge of Synopsys or CADENCE layout entry tools
Programming skills in any of the following are a plus: Skill or Ample or Perl, etc.
Strong technical and analytical background, problem solving skills, etc.
The candidate must have a proven record of laying out high-performance analog circuits in state-of-the-art CMOS process technologies, successfully performed top-level integrations, and placed products into volume production multiple times.
Proficient in spoken and written English
Job Responsibilities
Working with global teams across Argentina, Singapore, the U.S., and Europe, you will run simulations and verifications using Cadence Virtuoso, collaborating closely with the designer to refine and debug iteratively until the design meets specifications. Project durations vary from a few months to a year and a half with flexibility to switch based on changing priorities is appreciated
Regular meetings with your paired designer ensure collaborative information sharing, integral to Marvell's commitment to partnership and teamwork.
Key contributor and crucial role in the project lifecycle, participating in routine meetings as a technical mentor, layout team, and the broader project team.
Provide updates on progress and may involve presenting specific issues or solutions encountered during the development of cutting-edge technologies
Continuous learning and knowledge-sharing among colleagues